Search

Gerald R Matulka

age ~66

from Northborough, MA

Also known as:
  • Gerald Robert Matulka

Gerald Matulka Phones & Addresses

  • Northborough, MA
  • Canton, MI
  • 1316 N 9Th St, David City, NE 68632 • 402-367-6181
  • Marlborough, MA
  • Carrollton, TX
  • Richardson, TX
  • Garland, TX

Us Patents

  • Computer System

    view source
  • US Patent:
    46202757, Oct 28, 1986
  • Filed:
    Jun 20, 1984
  • Appl. No.:
    6/622451
  • Inventors:
    Steven J. Wallach - Dallas TX
    Thomas M. Jones - Dallas TX
    Frank J. Marshall - Plano TX
    David A. Nobles - Garland TX
    Kent A. Fuka - Carrollton TX
    Steven M. Rowan - Garland TX
    William H. Wallace - Plano TX
    Harold W. Dozier - Carrollton TX
    David M. Chastain - Plano TX
    John W. Clark - Carrollton TX
    Robert B. Kolstad - Dallas TX
    James E. Mankovich - Plano TX
    Michael C. Harris - Bedford TX
    Jeffrey H. Gruger - Dallas TX
    Alan D. Gant - Garland TX
    Harold D. Shelton - Carrollton TX
    James R. Weatherford - Lake Dallas TX
    Arthur T. Kimmel - Dallas TX
    Gary B. Gostin - Coppell TX
    Gilbert J. Hansen - Plano TX
    John M. Golenbieski - Dallas TX
    Larry W. Spry - Dallas TX
    Gerald Matulka - Carrollton TX
    Gaynel J. Lockhart - Richardson TX
    Michael E. Sydow - Carrollton TX
  • International Classification:
    G06F 918
  • US Classification:
    364200
  • Abstract:
    A vector processing computer is configured to operate in a pipelined fashion wherein each of the functional units is essentially independent and is designed to carry out its operational function in the fastest possible manner. Vector elements are transmitted from memory, either main memory, a physical cache unit or a logical cache through a source bus where the elements are alternately loaded into the vector processing units. The vector control unit decodes the vector instructions and generates the required control commands for operating the registers and logical units within the vector processing units. Thus, the vector processing units essentially work in parallel to double the processing rate. The resulting vectors are transmitted through a destination bus to either the physical cache unit, the main memory, the logical cache or to an input/output processor. In a further aspect of the computer there is produced an entry microword from a store for the immediate execution of the first microinstruction within a sequence of microinstructions.

Get Report for Gerald R Matulka from Northborough, MA, age ~66
Control profile